



### Reducing Library Design Effort with Cadabra Layout Automation

Saroj K Satapathy, LSI Pappu Satyanarayana, LSI Vishnu Kanchi, Synopsys



### Standard Cell Design Flow









- Time taken by Layout Creation
- Design Rule Complexity
  - Multiple complex design rules
  - Prioritized preferred rules
- Library Richness
  - Many more cell variants per library driven by performance needs
- Design Rule Changes
  - Frequent process rules changes



Automation is Essential!



Cadabra – Synopsys Solution for Automated Layout Generation



- Ease of Use (EoU) of Cadabra
- Layout Creation Flows
- LSI Adoption of Cadabra
- Future Enhancements Proposed



### Cadabra Functional Flow







### Technology Builder



### • GUI Interface to add Design Manual Rules





### Architecture Builder Interface



•GUI interface to define :

- Cell template
- Devices
- Layout
  Preferences
- Importers/Export ers





## Rapid Start Kits (RSK)



•Can use the architecture and the technology builder ro create the setup from scratch OR use RSK

- •RSK captures all the design rules for a particular process node.
- •Synopsys has RSK for all common processes 250nm->45nm.



### Library Manager



• Spreadsheet view of cells & status

| Tabs used to select<br>libraries |                                                 |              |                        | Each column displays a cell property<br>such as target width and runtime |              |             |             |           |
|----------------------------------|-------------------------------------------------|--------------|------------------------|--------------------------------------------------------------------------|--------------|-------------|-------------|-----------|
|                                  |                                                 |              |                        | lik                                                                      | 51           |             |             |           |
|                                  | <u>L</u> ibrary <u>M</u> odifiers <u>C</u> ells | Source Layou | its <u>P</u> roperties | <u>T</u> ools                                                            |              |             |             |           |
|                                  | lib1                                            |              |                        | /                                                                        |              |             |             |           |
|                                  | Lock                                            | Name         | Job Status             | Cell Width                                                               | Target Width | Width Delta | Cell Status | Height (i |
| Each Row                         | 1                                               | AN02D1       |                        | 7                                                                        | 7            | 0           | Completed   | 2.8       |
| oorroopond                       |                                                 | BUFBD1       |                        | 4                                                                        | 4            | 0           | Completed   | 2.8       |
| correspond                       | 3                                               | BUFBD2       |                        | 7                                                                        | 7            | 0           | Completed   | 2.8       |
| s to a cell                      | 4                                               | BUFBD3       |                        | 7                                                                        | 7            | 0           | Completed   | 2.8       |
|                                  | 5                                               | BUFFD1       |                        | 6                                                                        | 6            | 0           | Completed   | 2.8       |
|                                  | 6                                               | INVODO       |                        | 4                                                                        | 4            | 0           | Completed   | 2.8       |
|                                  | 7                                               | INV0D1       |                        | 6                                                                        | 6            | 0           | Completed   | 2.8       |
|                                  | 8                                               | INV0D2       |                        | 7                                                                        | 7            | 0           | Completed   | 2.8       |
|                                  | 9                                               | INVBD2       |                        | 6                                                                        | 6            | 0           | Completed   | 2.8       |
|                                  | 10                                              | ND02D0       |                        | 6                                                                        | 6            | 0           | Completed   | 2.8       |
|                                  | 11                                              | ND02D1       |                        | 7                                                                        | 7            | 0           | Completed   | 2.8       |
|                                  | 12                                              | ND03D0       |                        | 6                                                                        | 6            | 0           | Completed   | 2.8       |
|                                  | 13                                              | ND03D1       |                        | 7                                                                        | 7            | 0           | Completed   | 2.8       |
|                                  | 14                                              | ND12D1       |                        | 7                                                                        | 7            | 0           | Completed   | 2.8       |
|                                  |                                                 |              |                        |                                                                          |              |             | ¥:          | 1         |



# Automated Transistor Layout (ATL) flow







### Migrate GDS flow















- Some advanced flows used by LSI
  - Reference Cell and Cloning Flow
  - ECO Migration
  - Manual Assisted Flow
- Reference Cell and Cloning Flow
  - Design Reuse Concept
  - Based on other cells layout
  - More consistency between the layouts
  - Pre-requisite for Reference Cell Flow





• Reference Cell and Cloning Flow





### Reference Cell Flow











### LSI Adoption of Cadabra – Manual Assist Flows



- Incompletion of cells through Cadabra
  - Unrouted cells
  - Infeasibilities
- Solution
  - Manual layout completion
  - Edit in Cadabra cell editor & complete the flow
- Manual Assist Flow in Cadabra
  - In case of unrouted cells
    - $\boldsymbol{\cdot}$  Use cell editor to complete the route
    - Pass it on to compactor
  - In case of infeasibilities
    - Use compaction browser to understand the infeasibilities
    - · Use the cell editor to solve those infeasibilities





- Double Height Cell (DHC) Creation
  - Created using both ATL and Migrate-GDS Flows
  - 3 different row styles
  - Same architecture to create both Single and double height cells.
- Distributed Processing
  - Least time for a cell through parallel processing
  - Best choice between multiple layouts for the same cell



## LSI Adoption of Cadabra - Statistics



- Library Size 100 Cells
- 40 simple cells(4-10 mos), 40 complex combinationals(20-25 mos) and 20 complex flops (50-60 mos)
- Flow run ATL

| Cell Type                        | Time taken to create<br>layouts manually (1<br>Engineer) | Time taken to generate layouts from Cadabra (1 license) |  |  |
|----------------------------------|----------------------------------------------------------|---------------------------------------------------------|--|--|
| Simple                           | 40 * 1.5hr = 60 hrs                                      | 40 * 5 min = 3.33 hrs                                   |  |  |
| Complex<br>Combinationals        | 40 * 8hr = 320 hrs                                       | 40 * 1hr = 40 hrs                                       |  |  |
| Complex flops                    | 20 * 19hr = 380 hrs                                      | 20 * 3hr = 60 hrs                                       |  |  |
| Total Time (100<br>cell library) | 760hrs                                                   | 103.3 hrs                                               |  |  |





Manual Effort Vs Cadabra for ATL





•Time taken by manual effort Vs Cadabra for ECO Migration

| Library Information | Time taken to create<br>Layouts Manually ( 1<br>Engineer) | Time taken to create<br>Layouts using Cadabra<br>(with 1 License) |
|---------------------|-----------------------------------------------------------|-------------------------------------------------------------------|
| 20 cells            | 1 week (40 hours)                                         | 4 hours ( including sanding)                                      |





### Future Expectations



- Incorporate Parasitic aware extractions
  - Should be able to limit the parasitics on the important nets
- Work on non-grid based libraries
  - Memory cells
  - Migrate flow for Analog libraries



### Conclusion



- Automation of Layout is "a must" as the process nodes shrink
- Cadabra has been successful at LSI. The advantages of using Cadabra are
  - Faster Time To Market
  - IP re-use
  - Optimized Libraries
  - Better Yield





# Q/A ?





# Thank You